Total marks: --
Total time: --
INSTRUCTIONS
(1) Assume appropriate data and state your reasons
(2) Marks are given to the right of every question
(3) Draw neat diagrams wherever necessary


1 (a) Analog circuit design is difficult as compared to digital circuit design. Justify.
5 M
1 (b) Explain electro migration in interconnect.
5 M
1 (c) Draw and explain trench capacitor and stacked capacitor structure of DRAM cell.
5 M
1 (d) Write a verilog code for 8-bit counter.
5 M

2 (a) Draw the circuit using propagate and generate term for 4-bit CLA network, in each of the following:-
(i) nFET logic
(ii) Pseudo nMOS logic.
10 M
2 (b) Give and explain the capacitance associated with an interconnect and explain how propagation of signal depends upon the distributed RC effect.
10 M

3 (a) The storage capacitor in a DRAM has a value of Cs= 55F. The circuitry restricts the capacitor voltage to a value of Vmax=3.5 V; when the access transistor is off, the leakage current of the cell is estimated to be 75 nA.
1. How many electrons can be stored on CS?
2. How many fundamental charge unit q leave the cell in 1 second due to leakage current?
10 M
3 (b) Give various important parameter affecting switching performance of CMOS inverter. Suggest method to improve it.
10 M

4 (a) Give and explain maximum and minimum frequency calculation of clock signal which determine the data transfer rate through cascade system.
10 M
4 (b) Implement following functions using AND-OR PLA:-
(i) X = ac + b
(ii) Y = abc + abc
(iii) Z = ab + ab.
10 M

5 (a) Give and explain interconnect scaling with its width, length, thickness and capacitances.
10 M
5 (b) Give and explain single phase clock system and explain its drawbacks.
10 M

6 (a) Draw and explain CMOS two stage op-amp. Give gain boosting technique.
10 M
6 (b) Draw and explain Schmitt-trigger circuit as a input protection for CMOS. Also explain bi-directional i/o circuits.
10 M

Write short notes on any three:-
7 (a) Frequency compensation schemes for CMOS amplifier.
7 M
7 (b) Manchester carry circuits and MODL circuits.
7 M
7 (c) Pipelined system.
7 M
7 (d) EEPROM programming technique.
7 M



More question papers from VLSI Design
SPONSORED ADVERTISEMENTS